Probably to drive the memory LCD. The drive timing in the datasheet looks pretty tight (about 2.2MHz), and bit banging at that rate will leave the uC unable to much else during a screen update. Ideally, you want to make use of the STM32F439's 2D graphics accelerator to do graphics legwork, then the DMA controller to write out to the screen.
The FPGA could even have been provided by the LCD vendor to provide a more standard interface.
The FPGA could even have been provided by the LCD vendor to provide a more standard interface.